## Qs based on

**Memory Organization** 

## Problem-01:

The main memory of a computer has 2 cm blocks while the cache has 2c blocks. If the cache uses the set associative mapping scheme with 2 blocks per set, then block k of the main memory maps to the set-

- 1. (k mod m) of the cache
- 2. (k mod c) of the cache
- 3. (k mod 2 c) of the cache
- 4. (k mod 2 cm) of the cache

## Problem-02:

In a k-way set associative cache, the cache is divided into v sets, each of which consists of k lines. The lines of a set placed in sequence one after another. The lines in set s are sequenced before the lines in set (s+1). The main memory blocks are numbered 0 on wards. The main memory block numbered 'j' must be mapped to any one of the cache lines from-

- 1. (j mod v) x k to (j mod v) x k + (k 1)
- 2. (j mod v) to (j mod v) + (k 1)
- 3. (j mod k) to (j mod k) + (v 1)
- 4. (j mod k) x v to (j mod k) x v + (v 1)

| A block-set associative cache memory consists of 128 blocks divided into four block sets . The main memory $\frac{1}{2}$ |
|--------------------------------------------------------------------------------------------------------------------------|
| consists of 16,384 blocks and each block contains 256 eight bit words.                                                   |
| 1. How many bits are required for addressing the main memory?                                                            |
| 2. How many bits are needed to represent the TAG, SET and WORD fields?                                                   |
|                                                                                                                          |
|                                                                                                                          |
|                                                                                                                          |
|                                                                                                                          |
|                                                                                                                          |



processor sends 32 bit addresses to the cache controller. Each cache tag directory entry contains in addition

A computer has a 256 KB, 4-way set associative, write back data cache with block size of 32 bytes. The

A 4-way set associative cache memory unit with a capacity of 16 KB is built using a block size of 8 words. The

word length is 32 bits. The size of the physical address space is 4 GB. The number of bits for the TAG field is

| If the associativity of a processor cache is doubled while keeping the capacity and block size unchang | jed, |
|--------------------------------------------------------------------------------------------------------|------|
| which one of the following is guaranteed to be NOT affected?                                           |      |
| 1. Width of tag comparator                                                                             |      |
| 2. Width of set index decoder                                                                          |      |
| 3. Width of way selection multiplexer                                                                  |      |

4. Width of processor to main memory data bus

Consider a direct mapped cache with 8 cache blocks (0-7). If the memory block requests are in the order-

3, 5, 2, 8, 0, 6, 3, 9, 16, 20, 17, 25, 18, 30, 24, 2, 63, 5, 82, 17, 24

Which of the following memory blocks will not be in the cache at the end of the sequence?

1. 3

2. 18

3. 20

4.30

Also, calculate the hit ratio and miss ratio.

| 4, 3, 25, 8, 19, 6, 25, 8, 16, 35, 45, 22, 8, 3, 16, 25, 7                     |
|--------------------------------------------------------------------------------|
| If LRU replacement policy is used, which cache block will have memory block 7? |
| Also, calculate the hit ratio and miss ratio.                                  |
|                                                                                |
|                                                                                |
|                                                                                |

Consider a fully associative cache with 8 cache blocks (0-7). The memory block requests are in the order-

Onsider a 4-way set associative mapping with 16 cache blocks. The memory block requests are in the order-0, 255, 1, 4, 3, 8, 133, 159, 216, 129, 63, 8, 48, 32, 73, 92, 155

If LRU replacement policy is used, which cache block will not be present in the cache?

1. 3

\_

2. 8

3. 129

4. 216

Also, calculate the hit ratio and miss ratio.

| Consider a small 2-way set associative mapping with a total of 4 blocks. LRU replacement policy is used for choosing the block to be replaced. The number of cache misses for the following sequence of block addresses 3, 12, 0, 12, 8 is |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                            |

Consider the cache has 4 blocks. For the memory references-

5, 12, 13, 17, 4, 12, 13, 17, 2, 13, 19, 13, 43, 61, 19

What is the hit ratio for the following cache replacement algorithms-

- 1. FIFO
- 2. LRU
- 3. Direct mapping
- 4. 2-way set associative mapping using LRU

256 bytes cache with access time of 50 ns, word size 4 bytes, page size 8 words. What will be the hit ratio if the page address trace of a program has the pattern 0, 1, 2, 3, 0, 1, 2, 4 following LRU page replacement technique?

A hierarchical memory system has the following specification, 20 MB main storage with access time of 300 ns,

Consider an array A[100] and each element occupies 4 words. A 32 word cache is used and divided into 8 word blocks. What is the hit ratio for the following code-

for (i=0; i < 100; i++)

A[i] = A[i] + 10;

Consider an array has 100 elements and each element occupies 4 words. A 32 bit word cache is used and divided into a block of 8 words.

What is the hit ratio for the following statement-

for (j=0; j < 10; j++)
$$A[i][i] = A[i][i] + 10;$$

if-

- 2. Column major order is used

An access sequence of cache block addresses is of length N and contains n unique block addresses. The number of unique block addresses between two consecutive accesses to the same block address is bounded above by k. What is the miss ratio if the access sequence is passed through a cache of associativity A>=k exercising LRU replacement policy?

- 1. n/N
- 2. 1/N
- 3. 1/A
- 4. k/n